# AD155A0 Datasheet

# Zhuhai Jieli Technology Co.,LTD

Version: V1.1

Date: 2021.07.05

## **AD155A0** Features

#### **CPU Core**

- 32-bit CPU,Built-in ICACH, can be connected to Flash for expansion of code
- The main frequency is up to 120MHz

### Memory

- Built-in 28Kbytes of SRAM
- 8Kbytes 2-Way Icache

#### Clock Source

- RC Clock frequency about 16MHz
- LRC( low power RC) clock frequency about 200KHz

## Digital I/O

- Up to 19 programmable digital I/O pins
- General the IO supports
  pull-up(10k),pull-down(60k),
  strong,weak output,input and high
  impedance
- Up to 12 external interrupt/wake-up source(low power available,can be multiplexed to any I/O, with hardware filter)
- Input channel and Output channel, provide arbitrary IO input and output options for some modules

#### Digital peripherals

Two UART Controllers(UART0/1) supports DMA and Flow Control

- Two SPI Controllers with DMA(SPI0/1) support master mode and slave mode
- One Spi Flash Controller to run code
- One SD host controller
- Three 32-bit Asynchronous Divider Timers
- One IIC Controller
- Four channel PWM output
- Infrared remote control decoder
- Watchdog
- 64-bit EFUSE

### **Analog Peripherals**

- 0.5 watt Class-D audio amplifier output
- 10-bit high precision ADC
- Low voltage protection
- Power on reset

### **Operating Conditions**

- Working voltage
  - VBAT: 2.0v 5.5v
  - VDDIO: 2.0v 3.4v
- Operating Temperature: -40°C to +85°C

### **Package**

QSOP24

### **Application**

- Sound Toy
- Audio player

# 1. Pin Definition

## 1.1 Pin Assignment



Figure 1-1 AD155A0\_QSOP24 Package Diagram

## 1.2 Pin Description

Table 1-1 AD155A0\_QSOP24 Pin Description

| PIN<br>NO. | Name | Туре | Drive (mA) | Function       | Description                                                                                                                               |
|------------|------|------|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | PD2  | I/O  | 8/64       | GPIO (pull up) | SPI0CSA:SPI0 Chip Select(A);<br>SFCCSA:SFC Chip Select(A);                                                                                |
| 2          | PD1  | I/O  | 8/64       | GPIO           | SPI0DOA(0):SPI0 Data0 Out(A);<br>SFCDOA(0):SFC Data0 Out(A);                                                                              |
| 3          | PD0  | I/O  | 8/64       | GPIO           | SPI0CLKA:SPI0 Clock(A);<br>SFCCLKA:SFC Clock(A);                                                                                          |
| 4          | PA7  | I/O  | 8/64       | GPIO           | ADC7:ADC Input Channel 7; SPI1DOC:SPI1 Data Out(C); UART0RXA:Uart0 Data In(A); I2C_SDA(C); PWM1:PWM Channel1 Output;                      |
| 5          | PA6  | I/O  | 8/64       | GPIO           | ADC6:ADC Input Channel 6; SPI1CLKC:SPI1 Clock(C); UART0TXA:Uart0 Data Out(A); I2C_SCL(C); TMR2:Timer2 Clock In; PWM0:PWM Channel0 Output; |
| 6          | PA3  | I/O  | 8/64       | GPIO           | ADC3:ADC Input Channel 3; SPI0DIB(1):SPI0 Data1 In(B); SD0DATA:SD0 Data(A); CLKOUT; PWM2(B); MCAP0:Motor Timer0 Capture;                  |
| 7          | PA2  | I/O  | 8/64       | GPIO           | ADC2:ADC Input Channel 2;<br>SPI0DOB(0):SPI0 Data0 Out(B);<br>SD0CMDA:SD0 Command(A);<br>I2C_SDA(B);<br>PWM2(A);                          |
| 8          | PA1  | I/O  | 8/64       | GPIO           | ADC1:ADC Input Channel 1; SPI0CLKB:SPI0 Clock(B); SD0CLKA:SD0 Clock(A); UART0RXB:Uart0 Data In(B); I2C_SCL(B); CAP2:Timer2 Capture;       |

| 9  | PA0   | I/O | 8/64 | GPIO<br>(pull up)                    | Long Press Reset; ADC0:ADC Input Channel 0; UART0TXB:Uart0 Data Out(B);                        |
|----|-------|-----|------|--------------------------------------|------------------------------------------------------------------------------------------------|
| 10 | VDDIO | P   | /    |                                      | Digital Power; (Internal linear regulator output)                                              |
| 11 | VBAT  | P   | /    |                                      | Battery Power Supply;                                                                          |
| 12 | VSS   | G   | /    |                                      | Ground;                                                                                        |
| 13 | DACP  | О   | /    |                                      | Class-D APA Positive Output;                                                                   |
| 14 | DACN  | O   | /    |                                      | Class-D APA Negative Output;                                                                   |
| 15 | PB9   | I/O | 8    | GPIO<br>(High Voltage<br>Resistance) | SPI1DOD:SPI1 Data Out(D); UART1TRXB:Uart1 Data In/Out(B); I2C_SDA(D); CAP1:Timer1 Capture;     |
| 16 | PB8   | I/O | 8    | GPIO<br>(High Voltage<br>Resistance) | SPI1CLKD:SPI1 Clock(D); I2C_SCL(D); OSCIA:Crystal Oscillator Input(A);                         |
| 17 | PB6   | I/O | 8/64 | GPIO                                 | SD0DATC:SD0 Data(C);                                                                           |
| 18 | PB5   | I/O | 8/64 | GPIO                                 | ADC13:ADC Input Channel 13;<br>SD0CMDC:SD0 Command(C);                                         |
| 19 | PB4   | I/O | 8/64 | GPIO                                 | ADC12:ADC Input Channel 12;<br>SD0CLKC:SD0 Clock(C);                                           |
| 20 | PB2   | I/O | 8/64 | GPIO                                 | SPI1DIA:SPI1 Data In(A);<br>SD0DATB:SD0 Data(B);                                               |
| 21 | PB1   | I/O | 8/64 | GPIO (pull down)                     | ADC11:ADC Input Channel 11; SPI1DOA:SPI1 Data Out(A); SD0CMDB:SD0 Command(B); I2C_SDA(A);      |
| 22 | PB0   | I/O | 8/64 | GPIO<br>(pull down)                  | ADC10:ADC Input Channel 10;<br>SPI1CLKA:SPI1 Clock(A);<br>SD0CLKB:SD0 Clock(B);<br>I2C_SCL(A); |
| 23 | PA12  | I/O | 8/64 | GPIO                                 | PWM3:PWM Channel3 Output;                                                                      |
| 24 | PA11  | I/O | 8/64 | GPIO                                 | TMR0:Timer0 Clock In; PWM2:PWM Channel2 Output;                                                |

# 2, Electrical Characteristics

## 2.1 Absolute Maximum Ratings

Table 2-1

| Symbol               | Parameter             | Min  | Max  | Unit |
|----------------------|-----------------------|------|------|------|
| Tamb                 | Ambient Temperature   | -40  | +85  | °C   |
| Tstg                 | Storage temperature   | -65  | +150 | °C   |
| VBAT                 | Supply Voltage        | -0.3 | 5.5  | V    |
| V <sub>VDDIO33</sub> | 3.3V IO Input Voltage | -0.3 | 3.6  | V    |

Note: The chip can be damaged by any stress in excess of the absolute maximum ratings listed below

## 2.2 PMU Characteristics

Table 2-2

| Symbol             | Parameter       | Min | Тур | Max | Unit | Test Conditions            |
|--------------------|-----------------|-----|-----|-----|------|----------------------------|
| VBAT               | Voltage Input   | 2.0 | 3.7 | 5.5 | V    | _                          |
| V <sub>VDDIO</sub> | Voltage output  | 2.0 | 3.0 | 3.4 | V    | VBAT = 3.7V, 100mA loading |
| I <sub>VDDIO</sub> | Loading current | /-  |     | 100 | mA   | VBAT=3.7V                  |

## 2.3 IO Input/Output Electrical Logical Characteristics

Table 2-3

| IO input characteristics |                                |      |     |            |   |                 |  |  |  |
|--------------------------|--------------------------------|------|-----|------------|---|-----------------|--|--|--|
| Symbol                   | Parameter                      | Min  | Тур | Typ Max    |   | Test Conditions |  |  |  |
| $V_{\rm IL}$             | Low-Level Input<br>Voltage     | -0.3 | 1   | 0.3* VDDIO | V | VDDIO = 3.3V    |  |  |  |
| ViH                      | High-Level Input 0. Voltage VD |      | -   | VDDIO+0.3  | V | VDDIO = 3.3V    |  |  |  |
| IO output c              | IO output characteristics      |      |     |            |   |                 |  |  |  |
| V <sub>OL</sub>          | Low-Level Output<br>Voltage    | _    | _   | 0.33       | V | VDDIO = 3.3V    |  |  |  |
| V <sub>OH</sub>          | High-Level Output<br>Voltage   | 2.7  | _   | _          | V | VDDIO = 3.3V    |  |  |  |

## 2.4 Internal Resistor Characteristics

Table 2-4

| Port                           | General<br>Output | High<br>Drive | Internal<br>Pull-Up<br>Resistor | Internal<br>Pull-Down<br>Resistor | Comment                                                                              |
|--------------------------------|-------------------|---------------|---------------------------------|-----------------------------------|--------------------------------------------------------------------------------------|
| PA0~PA12<br>PB0~PB7<br>PD0~PD2 | 8mA               | 64mA          | 10K                             | 60K                               | 1、PA0,PD2 default pull up 2、PB0 & PB1 default pull down 3、internal pull-up/pull-down |
| PB8,PB9                        | 8mA               | _             | 10K                             | 60K                               | resistance   accuracy ±20%                                                           |



# 3. Package Information

## 3.1 QSOP24



Figure 3-1. AD155A0\_QSOP24 Package

# 4. Package Type Specification



# 5. Revision History

| Date       | Revision | Description        |  |  |  |
|------------|----------|--------------------|--|--|--|
| 2021.03.17 | V1.0     | Initial Release    |  |  |  |
| 2021.07.05 | V1.1     | Modify the IO list |  |  |  |
|            | /        |                    |  |  |  |

